Defect Analysis and Built-In-Self-Test for Chiplet Interconnects in Fan-out Wafer-Level Packaging
By: Partho Bhoumik, Christopher Bailey, Krishnendu Chakrabarty
Potential Business Impact:
Fixes tiny computer chip connections for better performance.
Fan-out wafer-level packaging (FOWLP) addresses the demand for higher interconnect densities by offering reduced form factor, improved signal integrity, and enhanced performance. However, FOWLP faces manufacturing challenges such as coefficient of thermal expansion (CTE) mismatch, warpage, die shift, and post-molding protrusion, causing misalignment and bonding issues during redistribution layer (RDL) buildup. Moreover, the organic nature of the package exposes it to severe thermo-mechanical stresses during fabrication and operation. In order to address these challenges, we propose a comprehensive defect analysis and testing framework for FOWLP interconnects. We use Ansys Q3D to map defects to equivalent electrical circuit models and perform fault simulations to investigate the impacts of these defects on chiplet functionality. Additionally, we present a built-in self-test (BIST) architecture to detect stuck-at and bridging faults while accurately diagnosing the fault type and location. Our simulation results demonstrate the efficacy of the proposed BIST solution and provide critical insights for optimizing design decisions in packages, balancing fault detection and diagnosis with the cost of testability insertion.
Similar Papers
Testing and Fault Tolerance Techniques for CNT-Based FPGAs
Hardware Architecture
Makes tiny computer chips work better and faster.
Testing and Fault Tolerance Techniques for Carbon Nanotube-Based FPGAs
Hardware Architecture
Tests computer chips faster, fixing broken parts.
Algorithm-Driven On-Chip Integration for High Density and Low Cost
Hardware Architecture
Lets many chip designs share one factory run.