Fine Grain 3D Integration for Microarchitecture Design Through Cube Packing Exploration
By: Yongxiang Liu , Yuchun Ma , Eren Kurshan and more
Potential Business Impact:
Makes computer chips faster and use less power.
Most previous 3D IC research focused on stacking traditional 2D silicon layers, so the interconnect reduction is limited to inter-block delays. In this paper, we propose techniques that enable efficient exploration of the 3D design space where each logical block can span more than one silicon layers. Although further power and performance improvement is achievable through fine grain 3D integration, the necessary modeling and tool infrastructure has been mostly missing. We develop a cube packing engine which can simultaneously optimize physical and architectural design for effective utilization of 3D in terms of performance, area and temperature. Our experimental results using a design driver show 36% performance improvement (in BIPS) over 2D and 14% over 3D with single layer blocks. Additionally multi-layer blocks can provide up to 30% reduction in power dissipation compared to the single-layer alternatives. Peak temperature of the design is kept within limits as a result of thermal-aware floorplanning and thermal via insertion techniques.
Similar Papers
Through Silicon Via Aware Design Planning for Thermally Efficient 3-D Integrated Circuits
Hardware Architecture
Keeps computer chips from getting too hot.
Leveraging 3D Technologies for Hardware Security: Opportunities and Challenges
Cryptography and Security
Makes computer chips harder to hack.
Algorithm-Driven On-Chip Integration for High Density and Low Cost
Hardware Architecture
Lets many chip designs share one factory run.