Score: 0

Fault Injection in On-Chip Interconnects: A Comparative Study of Wishbone, AXI-Lite, and AXI

Published: September 29, 2025 | arXiv ID: 2509.24929v2

By: Hongwei Zhao, Vianney Lapotre, Guy Gogniat

Potential Business Impact:

Protects computer chips from being tricked.

Business Areas:
Application Specific Integrated Circuit (ASIC) Hardware

Fault injection attacks exploit physical disturbances to compromise the functionality and security of integrated circuits. As System on Chip (SoC) architectures grow in complexity, the vulnerability of on chip communication fabrics has become increasingly prominent. Buses, serving as interconnects among various IP cores, represent potential vectors for fault-based exploitation. In this study, we perform simulation-driven fault injection across three mainstream bus protocols Wishbone, AXI Lite, and AXI. We systematically examine fault success rates, spatial vulnerability distributions, and timing dependencies to characterize how faults interact with bus-level transactions. The results uncover consistent behavioral patterns across protocols, offering practical insights for both attack modeling and the development of resilient SoC designs.

Country of Origin
🇫🇷 France

Page Count
13 pages

Category
Computer Science:
Hardware Architecture