Fully Automated Verification Framework for Configurable IPs: From Requirements to Results
By: Shuhang Zhang, Jelena Radulovic, Thorsten Dworzak
Potential Business Impact:
Automates chip testing, saving time and money.
The increasing competition in the semiconductor industry has created significant pressure to reduce chip prices while maintaining quality and reliability. Functional verification, particularly for configurable IPs, is a major contributor to development costs due to its complexity and resource-intensive nature. To address this, we propose a fully automated framework for requirements driven functional verification. The framework automates key processes, including vPlan generation, testbench creation, regression execution, and reporting in a requirements management tool, drastically reducing verification effort. This approach accelerates development cycles, minimizes human error, and enhances coverage, offering a scalable and efficient solution to the challenges of verifying configurable IPs.
Similar Papers
TurboFuzz: FPGA Accelerated Hardware Fuzzing for Processor Agile Verification
Hardware Architecture
Tests computer chips faster and better.
FERIVer: An FPGA-assisted Emulated Framework for RTL Verification of RISC-V Processors
Hardware Architecture
Tests computer chips 150 times faster.
ISAAC: Intelligent, Scalable, Agile, and Accelerated CPU Verification via LLM-aided FPGA Parallelism
Hardware Architecture
Finds computer chip mistakes much faster.