AssertMiner: Module-Level Spec Generation and Assertion Mining using Static Analysis Guided LLMs
By: Hongqin Lyu , Yonghao Wang , Jiaxin Zhou and more
Potential Business Impact:
Finds hidden bugs in computer chips.
Assertion-based verification (ABV) is a key approach to checking whether a logic design complies with its architectural specifications. Existing assertion generation methods based on design specifications typically produce only top-level assertions, overlooking verification needs on the implementation details in the modules at the micro-architectural level, where design errors occur more frequently. To address this limitation, we present AssertMiner, a module-level assertion generation framework that leverages static information generated from abstract syntax tree (AST) to assist LLMs in mining assertions. Specifically, it performs AST-based structural extraction to derive the module call graph, I/O table, and dataflow graph, guiding the LLM to generate module-level specifications and mine module-level assertions. Our evaluation demonstrates that AssertMiner outperforms existing methods such as AssertLLM and Spec2Assertion in generating high-quality assertions for modules. When integrated with these methods, AssertMiner can enhance the structural coverage and significantly improve the error detection capability, enabling a more comprehensive and efficient verification process.
Similar Papers
DeepAssert: An LLM-Aided Verification Framework with Fine-Grained Assertion Generation for Modules with Extracted Module Specifications
Hardware Architecture
Finds hidden bugs in computer chips.
AssertFix: Empowering Automated Assertion Fix via Large Language Models
Hardware Architecture
Fixes computer code mistakes automatically.
AssertGen: Enhancement of LLM-aided Assertion Generation through Cross-Layer Signal Bridging
Hardware Architecture
Helps computers check if designs work right.